

# RFL1N10L

# 1A, 100V, 1.200 Ohm, Logic Level, N-Channel Power MOSFET

August 1999

#### **Features**

- 1A, 100V
- r<sub>DS(ON)</sub> = 1.200Ω

# **Ordering Information**

| PART NUMBER | PACKAGE  | BRAND    |
|-------------|----------|----------|
| RFL1N10L    | TO-205AF | RFL1N10L |

NOTE: When ordering, use the entire part number.

# Description

This is an N-Channel enhancement mode silicon gate power field effect transistor specifically designed for use with logic level (5V) driving sources in applications such as programmable controllers, automotive switching, and solenoid drivers. This performance is accomplished through a special gate oxide design which provides full rated conduction at gate biases in the 3V to 5V range, thereby facilitating true on-off power control directly from logic circuit supply voltages

Formerly developmental type TA09524.

# Symbol



### Packaging

#### JEDEC TO-205AF



#### RFL1N10L

# **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                                        | RFL1N10L   | UNITS |
|------------------------------------------------------------------------|------------|-------|
| Drain to Source Voltage (Note 1)                                       | 100        | V     |
| Drain to Gate Voltage (R <sub>GS</sub> = 1MΩ) (Note 1)V <sub>DGR</sub> | 100        | V     |
| Continuous Drain CurrentI <sub>D</sub>                                 | 1          | Α     |
| Pulsed Drain Current (Note 3)                                          | 5          | Α     |
| Gate to Source Voltage                                                 | ±10        | V     |
| Maximum Power Dissipation                                              | 8.33       | W     |
| Above T <sub>C</sub> = 25 <sup>o</sup> C, Derate Linearly              | 0.0667     | W/oC  |
| Operating and Storage Temperature                                      | -55 to 150 | °C    |
| Maximum Temperature for Soldering                                      |            |       |
| Leads at 0.063in (1.6mm) from Case for 10s                             | 260        | °C    |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_J = 25^{\circ}C$  to  $125^{\circ}C$ .

# $\textbf{Electrical Specifications} \hspace{0.5cm} \textbf{T}_{C} = 25^{o}\text{C, Unless Otherwise Specified}$

| PARAMETER                              | SYMBOL              | TEST CONDITIONS                                                                  | MIN | TYP | MAX   | UNITS |
|----------------------------------------|---------------------|----------------------------------------------------------------------------------|-----|-----|-------|-------|
| Drain to Source Breakdown Voltage      | BV <sub>DSS</sub>   | $I_D = 250\mu A, V_{GS} = 0$                                                     | 100 | -   | -     | V     |
| Gate Threshold Voltage                 | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$                                             | 1   | -   | 2     | V     |
| Zero Gate Voltage Drain Current        | I <sub>DSS</sub>    | V <sub>DS</sub> = Rated BV <sub>DSS</sub>                                        | -   | -   | 1     | μΑ    |
|                                        |                     | $V_{DS} = 0.8 \text{ x Rated BV}_{DSS}, V_{DS} = 80V,$<br>$T_{C} = 125^{\circ}C$ | -   | -   | 25    | μА    |
| Gate to Source Leakage Current         | I <sub>GSS</sub>    | $V_{GS} = \pm 10V, V_{DS} = 0$                                                   | -   | -   | ±100  | nA    |
| Drain to Source On Resistance (Note 2) | r <sub>DS(ON)</sub> | I <sub>D</sub> = 1A, V <sub>GS</sub> = 5V (Figures 6, 7)                         | -   | -   | 1.200 | Ω     |
| Drain to Source On Voltage (Note 2)    | V <sub>DS(ON)</sub> | I <sub>D</sub> = 1A, V <sub>GS</sub> = 5V                                        | -   | -   | 1.2   | V     |
| Turn-On Delay Time                     | t <sub>d(ON)</sub>  | $I_D \approx 1A, V_{DD} = 50V, R_G = 6.25\Omega,$                                | -   | 10  | 25    | ns    |
| Rise Time                              | t <sub>r</sub>      | $V_{GS} = 5V, R_L = 50\Omega$ (Figures 10, 11, 12)                               | -   | 15  | 45    | ns    |
| Turn-Off Delay Time                    | t <sub>d(OFF)</sub> |                                                                                  | -   | 25  | 45    | ns    |
| Fall Time                              | t <sub>f</sub>      |                                                                                  | -   | 30  | 50    | ns    |
| Input Capacitance                      | C <sub>ISS</sub>    | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 25V, f = 1MHz                            | -   | -   | 200   | pF    |
| Output Capacitance                     | C <sub>OSS</sub>    | (Figure 9)                                                                       | -   | -   | 80    | pF    |
| Reverse Transfer Capacitance           | C <sub>RSS</sub>    |                                                                                  | -   | -   | 35    | pF    |
| Thermal Resistance Junction to Case    | $R_{	heta JC}$      |                                                                                  | -   | -   | 15    | °C/W  |

# **Source to Drain Diode Specifications**

| PARAMETER                              | SYMBOL          | TEST CONDITIONS                                     | MIN | TYP | MAX | UNITS |
|----------------------------------------|-----------------|-----------------------------------------------------|-----|-----|-----|-------|
| Source to Drain Diode Voltage (Note 2) | $V_{SD}$        | I <sub>SD</sub> = 1A                                | -   | -   | 1.4 | V     |
| Diode Reverse Recovery Time            | t <sub>rr</sub> | I <sub>SD</sub> = 2A, dI <sub>SD</sub> /dt = 50A/μs | -   | 100 | -   | ns    |

#### NOTES:

- 2. Pulse test: width  $\leq 300 \mu s$  duty cycle  $\leq 2\%$ .
- 3. Repetitive rating: pulse witdh limited by maximum junction temperature.

## Typical Performance Curves Unless Otherwise Specified





FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE

FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE





FIGURE 3. FORWARD BIAS SAFE OPERATING AREA

FIGURE 4. SATURATION CHARACTERISTICS





FIGURE 5. TRANSFER CHARACTERISTICS

FIGURE 6. DRAIN TO SOURCE ON RESISTANCE vs DRAIN CURRENT

# Typical Performance Curves Unless Otherwise Specified (Continued)





FIGURE 7. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE







FIGURE 9. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE

NOTE: Refer to Intersil Application Notes AN7254 and AN7260. FIGURE 10. NORMALIZED SWITCHING WAVEFORMS FOR

**CONSTANT GATE CURRENT** 

# **Test Circuits and Waveforms**



FIGURE 11. SWITCHING TIME TEST CIRCUIT



FIGURE 12. RESISTIVE SWITCHING WAVEFORMS

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| $ACEx^{TM}$                       | FAST ®              | PACMAN™             | SuperSOT™-3       |
|-----------------------------------|---------------------|---------------------|-------------------|
| Bottomless™                       | FASTr™              | $POP^{TM}$          | SuperSOT™-6       |
| CoolFET™                          | GlobalOptoisolator™ | PowerTrench ®       | SuperSOT™-8       |
| CROSSVOLT <sup>TM</sup>           | GTO™                | QFET™               | SyncFET™          |
| DenseTrench™                      | HiSeC™              | QS™                 | TinyLogic™        |
| DOME™                             | ISOPLANAR™          | QT Optoelectronics™ | UHC <sup>TM</sup> |
| EcoSPARK™                         | LittleFET™          | Quiet Series™       | UltraFET®         |
| E <sup>2</sup> CMOS <sup>TM</sup> | MicroFET™           | SILENT SWITCHER ®   | $VCX^{TM}$        |
| EnSigna™                          | MICROWIRE™          | SMART START™        |                   |
|                                   |                     |                     |                   |

FACT Quiet Series<sup>TM</sup> OPTOPLANAR<sup>TM</sup> Star\* Power<sup>TM</sup>
FACT Quiet Series<sup>TM</sup> OPTOPLANAR<sup>TM</sup> Stealth<sup>TM</sup>

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### **PRODUCT STATUS DEFINITIONS**

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |