### **STS3N95K3** # N-channel 950 V, 5 Ω, 0.4 A SO-8 Zener-protected SuperMESH3™ Power MOSFET Preliminary data #### **Features** | Order code | V <sub>DSS</sub> | R <sub>DS(on)</sub><br>max | I <sub>D</sub> | P <sub>w</sub> | |------------|------------------|----------------------------|----------------|----------------| | STS3N95K3 | 950 V | < 6.3 Ω | 0.4 A | 2 W | - 100% avalanche tested - Extremely large avalanche performance - Gate charge minimized - Very low intrinsic capacitance - Zener-protected #### **Application** ■ Switching applications #### **Description** This device is a N-channel 950 V, Power MOSFET. It is made using the SuperMESH3™ technology that is obtained via improvements applied to STMicroelectronics' SuperMESH™ technology combined with a new optimized vertical structure. The resulting product has an extremely low on resistance, superior dynamic performance and high avalanche capability, making it especially suitable for the most demanding applications. Figure 1. Internal schematic diagram Table 1. Device summary | Order code | Marking | Packages | Packaging | |------------|---------|----------|---------------| | STS3N95K3 | 3N95K3 | SO-8 | Tape and reel | January 2011 Doc ID 18431 Rev 1 1/10 Contents STS3N95K3 # **Contents** | 1 | Electrical ratings | 3 | |---|----------------------------|---| | 2 | Electrical characteristics | 4 | | 3 | Test circuits | 6 | | 4 | Package mechanical data | 7 | | 5 | Revision history | 9 | STS3N95K3 Electrical ratings # 1 Electrical ratings Table 2. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |--------------------------------|-------------------------------------------------------|-------------|------| | V <sub>DS</sub> | Drain source voltage | 950 | V | | V <sub>GS</sub> | Gate-source voltage | ± 30 | V | | I <sub>D</sub> | Drain current (continuous) at T <sub>C</sub> = 25 °C | 0.4 | Α | | I <sub>D</sub> | Drain current (continuous) at T <sub>C</sub> = 100 °C | 0.25 | Α | | I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed) | 1.60 | Α | | P <sub>TOT</sub> | Power dissipation at T <sub>C</sub> = 25 °C | 2 | W | | dv/dt (2) | Peak diode recovery voltage slope | 5 | V/ns | | V <sub>ESD(G-S)</sub> | G-S ESD (HBM C=100 pF; R=1.5 kΩ) | 2500 | V | | V <sub>ISO</sub> | Insulation withstand voltage (AC) | 2500 | V | | T <sub>stg</sub> | Storage temperature | - 55 to 150 | | | T <sub>j</sub> | Operating junction temperature | - 55 to 150 | °C | <sup>1.</sup> Pulse width limited by safe operating area. Table 3. Thermal data | Symbol | Parameter | Value | Unit | |-------------------|-------------------------------------|-------|------| | R <sub>thjc</sub> | Thermal resistance junction to case | 62.5 | °C/W | Table 4. Avalanche data | Symbol | Parameter | Value | Unit | |-----------------|------------------------------------------------------------------------------------------|-------|------| | I <sub>AR</sub> | Avalanche current, repetitive or not-repetitive (pulse width limited by $T_{\rm j}$ max) | TBD | Α | | E <sub>AS</sub> | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V) | TBD | mJ | <sup>2.</sup> $I_{SD} \leq 0.4 \text{ A, di/dt} \leq 400 \text{ A/µs, } V_{Peak} < V_{(BR)DSS}$ . Electrical characteristics STS3N95K3 # 2 Electrical characteristics $(T_C = 25 \, ^{\circ}C \text{ unless otherwise specified}).$ Table 5. On /off states | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------------|-----------------------------------------------------------------|------|------|---------|--------------------------| | V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage | $I_D = 1 \text{ mA}, V_{GS} = 0$ | 950 | | | V | | I <sub>DSS</sub> | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max rating<br>$V_{DS}$ = Max rating, $T_{C}$ =125 °C | | | 1<br>50 | μ <b>Α</b><br>μ <b>Α</b> | | I <sub>GSS</sub> | Gate-body leakage current (V <sub>DS</sub> = 0) | $V_{GS} = \pm 20 \text{ V } V_{DS} = 0$ | | | 10 | μΑ | | V <sub>GS(th)</sub> | Gate threshold voltage | $I_D = 100 \mu A V_{GS} = V_{DS}$ | 3 | 3.75 | 4.5 | ٧ | | R <sub>DS(on)</sub> | Static drain-source on resistance | $V_{GS} = 10 \text{ V}, I_D = 0.2 \text{ A}$ | | 5 | 6.3 | Ω | Table 6. Dynamic | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------|------|------------------|------|----------------| | C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS} = 50 \text{ V, f} = 1 \text{ MHz,}$<br>$V_{GS} = 0$ | - | 235<br>30<br>1 | - | pF<br>pF<br>pF | | R <sub>G</sub> | Intrinsic gate resistance | f = 1 MHz open drain | - | 4.5 | - | Ω | | Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub> | Total gate charge<br>Gate-source charge<br>Gate-drain charge | $V_{DD}$ = 760 V, $I_D$ = 0.4 A,<br>$V_{GS}$ = 10 V<br>(see <i>Figure 3</i> ) | - | 10<br>TBD<br>TBD | - | nC<br>nC<br>nC | Table 7. Switching times | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|---------------------|--------------------------------------------------|------|------|------|------| | t <sub>d(on)</sub> | Turn-on delay time | V <sub>DD</sub> = 260 V, I <sub>D</sub> = 0.2 A, | | TBD | | ns | | t <sub>r</sub> | Rise time | $R_G = 4.7 \Omega, V_{GS} = 10 V$ | | TBD | _ | ns | | t <sub>d(off)</sub> | Turn-off-delay time | G | _ | TBD | - | ns | | t <sub>f</sub> | Fall time | (see Figure 4) | | TBD | | ns | Table 8. Source drain diode | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-------------------|------------|---------------| | I <sub>SD</sub> | Source-drain current<br>Source-drain current (pulsed) | | - | | 0.4<br>1.6 | A<br>A | | V <sub>SD</sub> <sup>(2)</sup> | Forward on voltage | I <sub>SD</sub> = 0.4 A, V <sub>GS</sub> = 0 | ı | | 1.5 | V | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | I <sub>SD</sub> = 0.4 A, di/dt = 100 A/μs<br>V <sub>DD</sub> = 60 V (see <i>Figure 7</i> ) | 1 | TBD<br>TBD<br>TBD | | ns<br>nC<br>A | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ = 0.4 A, di/dt = 100 A/µs<br>$V_{DD}$ = 60 V, $T_j$ = 150 °C<br>(see <i>Figure 7</i> ) | - | TBD<br>TBD<br>TBD | | ns<br>nC<br>A | <sup>1.</sup> Pulse width limited by safe operating area. Table 9. Gate-source Zener diode | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-------------------|-------------------------------|-------------------------|------|------|------|------| | BV <sub>GSO</sub> | Gate-source breakdown voltage | Igs=± 1 mA (open drain) | 30 | - | | ٧ | The built-in back-to-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components. <sup>2.</sup> Pulsed: pulse duration = $300 \mu s$ , duty cycle 1.5%. **Test circuits** STS3N95K3 #### 3 **Test circuits** Figure 2. Switching times test circuit for resistive load Figure 3. Gate charge test circuit Figure 4. Test circuit for inductive load switching and diode recovery times Figure 5. Unclamped inductive load test circuit Figure 6. **Unclamped inductive waveform** VD IDМ ΙD V(BR)DSS Figure 7. Switching time waveform tdoff tf 90% 10% 10% 0 $V_{\text{DD}}$ 90% Vgs 10% AM01472v1 AM01473v1 Doc ID 18431 Rev 1 6/10 $V_{\text{DD}}$ # 4 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. 5/ Table 1. SO-8 mechanical data | Dim. | | mm. | | | inch | | | |--------|------|----------------------|------|-------|-------|-------|--| | Dilli. | Min | Тур | Max | Min | Тур | Max | | | Α | 1.35 | | 1.75 | 0.053 | | 0.069 | | | | | | | | | | | | A1 | 0.10 | | 0.25 | 0.004 | | 0.010 | | | A2 | 1.10 | | 1.65 | 0.043 | | 0.065 | | | В | 0.33 | | 0.51 | 0.013 | | 0.020 | | | С | 0.19 | | 0.25 | 0.007 | | 0.010 | | | D (1) | 4.80 | | 5.00 | 0.189 | | 0.197 | | | Е | 3.80 | | 4.00 | 0.15 | | 0.157 | | | е | | 1.27 | | | 0.050 | | | | Н | 5.80 | | 6.20 | 0.228 | | 0.244 | | | h | 0.25 | | 0.50 | 0.010 | | 0.020 | | | L | 0.40 | | 1.27 | 0.016 | | 0.050 | | | k | | 0° (min.), 8° (max.) | | | | | | | ddd | | | 0.10 | | | 0.004 | | Dimensions D does not include mold flash, protru-sions or gate burrs. Mold flash, potrusions or gate burrs shall not exceed 0.15mm (.006inch) in total (both side). Figure 8. Package dimensions 8/10 Doc ID 18431 Rev 1 STS3N95K3 Revision history # 5 Revision history Table 10. Document revision history | Date | Revision | Changes | |-------------|----------|----------------| | 27-Jan-2011 | 1 | First release. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2011 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 10/10 Doc ID 18431 Rev 1