# IMH20TR1G

# **Dual Bias Resistor Transistor**

## **NPN Surface Mount**

- Low  $V_{CC}$  (sat) 80 mV max at IC/IB = 50 mA/2.5 mA
- High Current:  $I_C = 600 \text{ mA max}$
- This is a Pb–Free Device

## **MAXIMUM RATINGS** $(T_A = 25^{\circ}C)$

| Rating                         | Symbol               | Value | Unit |
|--------------------------------|----------------------|-------|------|
| Collector-Base Voltage         | V <sub>(BR)CBO</sub> | 30    | Vdc  |
| Collector–Emitter Voltage      | V <sub>(BR)CEO</sub> | 15    | Vdc  |
| Emitter-Base Voltage           | V <sub>(BR)EBO</sub> | 5.0   | Vdc  |
| Collector Current – Continuous | I <sub>C</sub>       | 600   | mAdc |

### THERMAL CHARACTERISTICS

| Characteristic       | Symbol           | Max         | Unit |
|----------------------|------------------|-------------|------|
| Power Dissipation*   | P <sub>D</sub>   | 300         | mW   |
| Junction Temperature | TJ               | 150         | °C   |
| Storage Temperature  | T <sub>stg</sub> | -55 to +150 | °C   |

<sup>\*</sup>Total for both Transistors.

#### Q1 + Q2: NPN

### **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| Characteristic                                                                             | Symbol               | Min  | Max  | Unit |
|--------------------------------------------------------------------------------------------|----------------------|------|------|------|
| Collector–Emitter Breakdown Voltage (I <sub>C</sub> = 1.0 mAdc, I <sub>B</sub> = 0)        | V <sub>(BR)CEO</sub> | 15   | -    | Vdc  |
| Collector–Base Breakdown Voltage ( $I_C = 50 \mu Adc, I_E = 0$ )                           | V <sub>(BR)CBO</sub> | 30   | _    | Vdc  |
| Emitter–Base Breakdown Voltage ( $I_E = 50 \mu Adc, I_C = 0$ )                             | V <sub>(BR)EBO</sub> | 5.0  | -    | Vdc  |
| Collector–Base Cutoff Current (V <sub>CB</sub> = 20 Vdc, I <sub>E</sub> = 0)               | I <sub>CBO</sub>     | 1    | 0.5  | μAdc |
| Emitter-Base Cutoff Current (V <sub>EB</sub> = 4.0 V, I <sub>C</sub> = 0)                  | I <sub>EBO</sub>     | 1    | 0.5  | μAdc |
| DC Current Gain (Note 1)<br>(V <sub>CE</sub> = 5.0 Vdc, I <sub>C</sub> = 50 mAdc)          | h <sub>FE</sub>      | 100  | 600  | -    |
| Collector–Emitter Saturation Voltage (I <sub>C</sub> = 50 mAdc, I <sub>B</sub> = 2.5 mAdc) | V <sub>CE(sat)</sub> | _    | 80   | mV   |
| Input Resistance                                                                           | R <sub>1</sub>       | 1.54 | 2.86 | kΩ   |

<sup>1.</sup> Pulse Test: Pulse Width  $\leq 300~\mu s,~D.C. \leq 2\%.$ 



http://onsemi.com



SC-74

## MARKING DIAGRAM



SC-74R 318AA Style 21



H20 = Specific Device Code M = Date Code

#### **ORDERING INFORMATION**

| Device    | Package | Shipping <sup>†</sup> |
|-----------|---------|-----------------------|
| IMH20TR1G | SC-74R  | 3000/Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### IMH20TR1G

#### PACKAGE DIMENSIONS

#### SC-74R CASE 318AA-01 ISSUE A



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- ANSI 14-30M, 1962.
  CONTROLLING DIMENSION: INCH.
  MAXIMUM LEAD THICKNESS INCLUDES
  LEAD FINISH THICKNESS. MINIMUM LEAD
  THICKNESS IS THE MINIMUM THICKNESS
  OF BASE MATERIAL.

|     | INCHES |        | MILLIN | IETERS |
|-----|--------|--------|--------|--------|
| DIM | MIN    | MAX    | MIN    | MAX    |
| Α   | 0.1142 | 0.1220 | 2.90   | 3.10   |
| В   | 0.0512 | 0.0669 | 1.30   | 1.70   |
| С   | 0.0354 | 0.0433 | 0.90   | 1.10   |
| D   | 0.0098 | 0.0197 | 0.25   | 0.50   |
| G   | 0.0335 | 0.0413 | 0.85   | 1.05   |
| Н   | 0.0005 | 0.0040 | 0.013  | 0.100  |
| J   | 0.0040 | 0.0102 | 0.10   | 0.26   |
| K   | 0.0079 | 0.0236 | 0.20   | 0.60   |
| L   | 0.0493 | 0.0649 | 1.25   | 1.65   |
| M   | 0°     | 10°    | 0 °    | 10°    |
| S   | 0.0985 | 0.1181 | 2.50   | 3.00   |

- STYLE 21: PIN 1. COLLECTOR 1
  - 2. EMITTER 2
  - 3. BASE 2 4. COLLECTOR 2

  - 5. EMITTER 1 6. BASE 1

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death sessociated with such unintended or unauthorized legal required of the parts of the par associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative



# This datasheet has been downloaded from:

www.EEworld.com.cn

Free Download
Daily Updated Database
100% Free Datasheet Search Site
100% Free IC Replacement Search Site
Convenient Electronic Dictionary
Fast Search System

www.EEworld.com.cn