

# 20 V N-Channel 1.8 V (G-S) MOSFET

| PRODUCT SUMMARY     |                                  |                    |  |  |
|---------------------|----------------------------------|--------------------|--|--|
| V <sub>DS</sub> (V) | $R_{DS(on)}\left(\Omega\right)$  | I <sub>D</sub> (A) |  |  |
|                     | 0.037 at V <sub>GS</sub> = 4.5 V | 7.3                |  |  |
| 20                  | 0.039 at V <sub>GS</sub> = 2.5 V | 7.1                |  |  |
|                     | 0.043 at V <sub>GS</sub> = 1.8 V | 6.8                |  |  |

# **FEATURES**

- TrenchFET<sup>®</sup> Power MOSFET
- MICRO FOOT® Chipscale Packaging Reduces Footprint Area Profile (0.62 mm) and On-Resistance Per Footprint Area







#### **MICRO FOOT**



Bump Side View





Device Marking:

8402 xxx = Date/Lot Traceability Code

### **APPLICATIONS**

PA, Battery and Load Switch for Portable Devices



N-Channel MOSFET

Ordering Information: Si8402DB-T1-E1 (Lead (Pb)-free and Halogen-free)

| <b>ABSOLUTE MAXIMUM RATINGS</b> (T <sub>A</sub> = 25 °C, unless otherwise noted) |                        |                                   |              |      |    |  |
|----------------------------------------------------------------------------------|------------------------|-----------------------------------|--------------|------|----|--|
| Parameter                                                                        | Symbol                 | 5 s                               | Steady State | Unit |    |  |
| Drain-Source Voltage                                                             | $V_{DS}$               | 20                                |              | V    |    |  |
| Gate-Source Voltage                                                              |                        | V <sub>GS</sub>                   | ± 8          |      |    |  |
| Ocaliana Preim Ocament (T. 450.00)8                                              | T <sub>A</sub> = 25 °C | I <sub>D</sub>                    | 7.3          | 5.3  |    |  |
| Continuous Drain Current (T <sub>J</sub> = 150 °C) <sup>a</sup>                  | T <sub>A</sub> = 70 °C |                                   | 5.9          | 4.3  |    |  |
| Pulsed Drain Current                                                             |                        | I <sub>DM</sub>                   | 30           |      | Α  |  |
| Continuous Source Current (Diode Conduction) <sup>a</sup>                        |                        | I <sub>S</sub>                    | 2.3          | 1.2  |    |  |
| Mariana Barra Biratina                                                           | T <sub>A</sub> = 25 °C | P <sub>D</sub>                    | 2.77         | 1.47 | W  |  |
| Maximum Power Dissipation <sup>a</sup>                                           | T <sub>A</sub> = 70 °C | ' D                               | 1.77         | 0.94 | VV |  |
| Operating Junction and Storage Temperature Range                                 |                        | T <sub>J</sub> , T <sub>stg</sub> | - 55 to 150  |      | °C |  |
| Package Reflow Conditions <sup>b</sup> IR/Convection                             |                        |                                   | 2            | 60   | C  |  |

| THERMAL RESISTANCE RATINGS               |              |                   |         |         |      |
|------------------------------------------|--------------|-------------------|---------|---------|------|
| Parameter                                |              | Symbol            | Typical | Maximum | Unit |
| Manipular Landian La Anglianda           | t ≤ 5 s      | R <sub>thJA</sub> | 35      | 45      |      |
| Maximum Junction-to-Ambient <sup>a</sup> | Steady State | ' 'thJA           | 72      | 85      | °C/W |
| Maximum Junction-to-Foot (Drain)         | Steady State | R <sub>thJF</sub> | 16      | 20      |      |

- a. Surface mounted on 1" x 1" FR4 board.
- b. Refer to IPC/JEDEC (J-STD-020), no manual or hand soldering.



| <b>SPECIFICATIONS</b> (T <sub>J</sub> = 25 °C, unless otherwise noted) |                     |                                                                                           |      |       |       |      |  |
|------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------|------|-------|-------|------|--|
| Parameter                                                              | Symbol              | Test Conditions                                                                           | Min. | Тур.  | Max.  | Unit |  |
| Static                                                                 |                     |                                                                                           |      |       |       |      |  |
| Gate Threshold Voltage                                                 | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                                     | 0.4  |       | 1     | V    |  |
| Gate-Body Leakage                                                      | I <sub>GSS</sub>    | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 8 \text{ V}$                                          |      |       | ± 100 | nA   |  |
| Zara Cata Valtaga Drain Current                                        | 1                   | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V                                             |      |       | 1     |      |  |
| Zero Gate Voltage Drain Current                                        | I <sub>DSS</sub>    | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 70 °C                     |      |       | 5     | μΑ   |  |
| On-State Drain Current <sup>a</sup>                                    | I <sub>D(on)</sub>  | $V_{DS} \le 5 \text{ V}, V_{GS} = 4.5 \text{ V}$                                          | 5    |       |       | Α    |  |
|                                                                        |                     | $V_{GS} = 4.5 \text{ V}, I_D = 1 \text{ A}$                                               |      | 0.031 | 0.037 | Ω    |  |
| Drain-Source On-State Resistance <sup>a</sup>                          | R <sub>DS(on)</sub> | $V_{GS} = 2.5 \text{ V}, I_D = 1 \text{ A}$                                               |      | 0.033 | 0.039 |      |  |
|                                                                        | , ,                 | $V_{GS} = 1.8 \text{ V}, I_D = 1 \text{ A}$                                               |      | 0.035 | 0.043 |      |  |
| Forward Transconductance <sup>a</sup>                                  | g <sub>fs</sub>     | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 1 A                                              |      | 12    |       | S    |  |
| Diode Forward Voltage <sup>a</sup>                                     | V <sub>SD</sub>     | I <sub>S</sub> = 1 A, V <sub>GS</sub> = 0 V                                               |      | 0.8   | 1.2   | V    |  |
| Dynamic <sup>b</sup>                                                   |                     |                                                                                           |      |       |       |      |  |
| Total Gate Charge                                                      | Qg                  |                                                                                           |      | 17    | 26    |      |  |
| Gate-Source Charge                                                     | Q <sub>gs</sub>     | $V_{DS} = 10 \text{ V}, V_{GS} = 4.5 \text{ V}, I_D = 1 \text{ A}$                        |      | 2     |       | nC   |  |
| Gate-Drain Charge                                                      | $Q_{gd}$            |                                                                                           |      | 3.1   |       |      |  |
| Gate Resistance                                                        | $R_{g}$             | f = 1 MHz                                                                                 |      | 15    |       | Ω    |  |
| Turn-On Delay Time                                                     | t <sub>d(on)</sub>  |                                                                                           |      | 30    | 45    |      |  |
| Rise Time                                                              | t <sub>r</sub>      | $V_{DD}$ = 10 V, $R_L$ = 10 $\Omega$                                                      |      | 45    | 70    |      |  |
| Turn-Off Delay Time                                                    | t <sub>d(off)</sub> | $\text{I}_\text{D}\cong\text{1 A, V}_\text{GEN}=\text{4.5 V, R}_\text{g}=\text{6}~\Omega$ |      | 145   | 220   | ns   |  |
| Fall Time                                                              | t <sub>f</sub>      |                                                                                           |      | 75    | 115   |      |  |
| Source-Drain Reverse Recovery Time                                     | t <sub>rr</sub>     | I <sub>F</sub> = 1 A, dI/dt = 100 A/μs                                                    |      | 30    | 60    |      |  |

#### Notes:

- a. Pulse test; pulse width  $\leq$  300  $\mu s,$  duty cycle  $\leq$  2 %.
- b. Guaranteed by design, not subject to production testing.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)





**Transfer Characteristics** 



## TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



#### On-Resistance vs. Drain Current



## **Gate Charge**



Source-Drain Diode Forward Voltage



DS 21am to course romage (1)

### Capacitance



#### On-Resistance vs. Junction Temperature



On-Resistance vs. Gate-to-Source Voltage

## TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)





Threshold Voltage

Single Pulse Power, Junction-to-Ambient



#### Safe Operating Area



Normalized Thermal Transient Impedance, Junction-to-Ambient



# TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



Normalized Thermal Transient Impedance, Junction-to-Foot

## **PACKAGE OUTLINE**

## MICRO FOOT: 4-BUMP (0.8 mm PITCH)



Notes (Unless Otherwise Specified):

- 1. Laser mark on the silicon die back, coated with a thin metal.
- 2. Bumps are 95.5/3.8/0.7 Sn/Ag/Cu.
- 3. Non-solder mask defined copper landing pad.
- 4. The flat side of wafers is oriented at the bottom.

| Dim.                  | Millimeters <sup>a</sup> |       | Inches |        |  |
|-----------------------|--------------------------|-------|--------|--------|--|
|                       | Min.                     | Max.  | Min.   | Max.   |  |
| Α                     | 0.600                    | 0.650 | 0.0236 | 0.0256 |  |
| <b>A</b> <sub>1</sub> | 0.260                    | 0.290 | 0.0102 | 0.0114 |  |
| A <sub>2</sub>        | 0.340                    | 0.360 | 0.0134 | 0.0142 |  |
| b                     | 0.370                    | 0.410 | 0.0146 | 0.0161 |  |
| D                     | 1.520                    | 1.600 | 0.0598 | 0.0630 |  |
| E                     | 1.520                    | 1.600 | 0.0598 | 0.0630 |  |
| е                     | 0.800                    |       | 0.03   | 15     |  |
| S                     | 0.360                    | 0.400 | 0.0142 | 0.0157 |  |

a. Use millimeters as the primary measurement.

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?72657">www.vishay.com/ppg?72657</a>.





# PCB Design and Assembly Guidelines For MICRO FOOT® Products

Johnson Zhao

### INTRODUCTION

Vishay Siliconix's MICRO FOOT product family is based on a wafer-level chip-scale packaging (WL-CSP) technology that implements a solder bump process to eliminate the need for an outer package to encase the silicon die. MICRO FOOT products include power MOSFETs, analog switches, and power ICs.

For battery powered compact devices, this new packaging technology reduces board space requirements, improves thermal performance, and mitigates the parasitic effect typical of leaded packaged products. For example, the 6-bump MICRO FOOT Si8902EDB common drain power MOSFET, which measures just 1.6 mm x 2.4 mm, achieves the same performance as TSSOP-8 devices in a footprint that is 80% smaller and with a 50% lower height profile (Figure 1). A MICRO FOOT analog switch, the 6-bump DG3000DB, offers low charge injection and 1.4 W on-resistance in a footprint measuring just 1.08 mm x 1.58 mm (Figure 2).

Vishay Siliconix MICRO FOOT products can be handled with the same process techniques used for high-volume assembly of packaged surface-mount devices. With proper attention to PCB and stencil design, the device will achieve reliable performance without underfill. The advantage of the device's small footprint and short thermal path make it an ideal option for space-constrained applications in portable devices such as battery packs, PDAs, cellular phones, and notebook computers.

This application note discusses the mechanical design and reliability of MICRO FOOT, and then provides guidelines for board layout, the assembly process, and the PCB rework process.



FIGURE 1. 3D View of MICRO FOOT Products Si8902DB and Si8900EDB



FIGURE 2. Outline of MICRO FOOT CSP & Analog Switch DG3000DB



| TABLE 1           Main Parameters of Solder Bumps in MICRO FOOT Designs |                               |     |           |           |  |
|-------------------------------------------------------------------------|-------------------------------|-----|-----------|-----------|--|
| MICRO FOOT CSP Bump Material Bump Pitch* Bump Diameter* Bump Height*    |                               |     |           |           |  |
| MICRO FOOT CSP MOSFET                                                   | 5 0.11                        | 0.8 | 0.37-0.41 | 0.26-0.29 |  |
| MICRO FOOT CSP Analog Switch                                            | Eutectic Solder:<br>63Sm/37Pb | 0.5 | 0.18-0.25 | 0.14-0.19 |  |
| MICRO FOOT UCSP Analog Switch                                           |                               | 0.5 | 0.32-0.34 | 0.21-0.24 |  |

<sup>\*</sup> All measurements in millimeters

## MICRO FOOT'S DESIGN AND RELIABILITY

As a mechanical, electrical, and thermal connection between the device and PCB, the solder bumps of MICRO FOOT products are mounted on the top active surface of the die. Table 1 shows the main parameters for solder bumps used in MICRO FOOT products. A silicon nitride passivation layer is applied to the active area as the last masking process in fabrication, ensuring that the device passes the pressure pot test. A green laser is used to mark the backside of the die without damaging it. Reliability results for MICRO FOOT products mounted on a FR-4 board without underfill are shown in Table 2.

| TABLE 2 MICRO FOOT Reliability Results |              |  |  |  |
|----------------------------------------|--------------|--|--|--|
| Test Condition C: −65° to 150°C        | >500 Cycles  |  |  |  |
| Test condition B: −40° to 125°C        | >1000 Cycles |  |  |  |
| 121°C @ 15PSI 100% Humidity Test       | 96 Hours     |  |  |  |

The main failure mechanism associated with wafer-level chip-scale packaging is fatigue of the solder joint. The results shown in Table 2 demonstrate that a high level of reliability can be achieved with proper board design and assembly techniques.



## **BOARD LAYOUT GUIDELINES**

**Board materials**. Vishay Siliconix MICRO FOOT products are designed to be reliable on most board types, including organic boards such as FR-4 or polyamide boards. The package qualification information is based on the test on 0.5-oz. FR-4 and polyamide boards with NSMD pad design.

**Land patterns.** Two types of land patterns are used for surface-mount packages. Solder mask defined (SMD) pads have a solder mask opening smaller than the metal pad (Figure 3), whereas on-solder mask defined (NSMD) pads have a metal pad smaller than the solder-mask opening (Figure 4).

NSMD is recommended for copper etch processes, since it provides a higher level of control compared to SMD etch processes. A small-size NSMD pad definition provides more area (both lateral and vertical) for soldering and more room for escape routing on the PCB. By contrast, SMD pad definition introduces a stress -concentration point near the solder mask on the PCB side that may result in solder joint cracking under extreme fatigue conditions.

Copper pads should be finished with an organic solderability preservative (OSP) coating. For electroplated nickel-immersion gold finish pads, the gold thickness must be less than 0.5  $\mu$ m to avoid solder joint embrittlement.



FIGURE 4. NSMD

Document Number: 71990



**Board pad design.** The landing-pad size for MICRO FOOT products is determined by the bump pitch as shown in Table 3. The pad pattern is circular to ensure a symmetric, barrel-shaped solder bump.

| TABLE 3 Dimensions of Copper Pad and Solder Mask Opening in PCB and Stencil Aperture |                |                |                                     |  |  |
|--------------------------------------------------------------------------------------|----------------|----------------|-------------------------------------|--|--|
| Pitch Copper Pad Solder Mask Stencil Aperture                                        |                |                |                                     |  |  |
| 0.80 mm                                                                              | 0.30 ± 0.01 mm | 0.41 ± 0.01 mm | 0.33 ± 0.01 mm in ciircle aperture  |  |  |
| 0.50 mm                                                                              | 0.17 ± 0.01 mm | 0.27 ± 0.01 mm | $0.30\pm0.01$ mm in square aperture |  |  |

#### **ASSEMBLY PROCESS**

MICRO FOOT products' surface-mount-assembly operations include solder paste printing, component placement, and solder reflow as shown in the process flow chart (Figure 5).



FIGURE 5. SMT Assembly Process Flow

**Stencil design**. Stencil design is the key to ensuring maximum solder paste deposition without compromising the assembly yield from solder joint defects (such as bridging and extraneous solder spheres). The stencil aperture is dependent on the copper pad size, the solder mask opening, and the quantity of solder paste.

In MICRO FOOT products, the stencil is 0.125-mm (5-mils) thick. The recommended apertures are shown in Table 3 and are fabricated by laser cut.

**Solder-paste printing.** The solder-paste printing process involves transferring solder paste through pre-defined apertures via application of pressure.

In MICRO FOOT products, the solder paste used is UP78 No-clean eutectic 63 Sn/37Pb type3 or finer solder paste.

**Chip pick-and-placement.** MICRO FOOT products can be picked and placed with standard pick-and-place equipment. The recommended pick-and-place force is 150 g. Though the part will self-center during solder reflow, the maximum placement offset is 0.02 mm.

**Reflow Process.** MICRO FOOT products can be assembled using standard SMT reflow processes. Similar to any other package, the thermal profile at specific board locations must be determined. Nitrogen purge is recommended during reflow operation. Figure 6 shows a typical reflow profile.



FIGURE 6. Reflow Profile

## **PCB REWORK**

To replace MICRO FOOT products on PCB, the rework procedure is much like the rework process for a standard BGA or CSP, as long as the rework process duplicates the original reflow profile. The key steps are as follows:

- Remove the MICRO FOOT device using a convection nozzle to create localized heating similar to the original reflow profile. Preheat from the bottom.
- Once the nozzle temperature is +190°C, use tweezers to remove the part to be replaced.
- Resurface the pads using a temperature-controlled soldering iron.
- Apply gel flux to the pad.
- Use a vacuum needle pick-up tip to pick up the replacement part, and use a placement jig to placed it accurately.
- Reflow the part using the same convection nozzle, and preheat from the bottom, matching the original reflow profile.



# **Legal Disclaimer Notice**

Vishay

# **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

# **Material Category Policy**

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant.

Please note that some Vishay documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU.

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as Halogen-Free follow Halogen-Free requirements as per JEDEC JS709A standards. Please note that some Vishay documentation may still make reference to the IEC 61249-2-21 definition. We confirm that all the products identified as being compliant to IEC 61249-2-21 conform to JEDEC JS709A standards.

Revision: 02-Oct-12 Document Number: 91000