

### STF6N65K3

### N-channel 650 V, 1.1 Ω 5.4 A, TO-220FP SuperMESH3™ Power MOSFET

Preliminary data

#### **Features**

| Order code | V <sub>DSS</sub> | R <sub>DS(on)</sub> max | I <sub>D</sub>       | Pw   |
|------------|------------------|-------------------------|----------------------|------|
| STF6N65K3  | 650 V            | < 1.3 Ω                 | 5.4 A <sup>(1)</sup> | 30 W |

- 1. Limited by package
- 100% avalanche tested
- Extremely high dv/dt capability
- Gate charge minimized
- Very low intrinsic capacitances
- Improved diode reverse recovery characteristics
- Zener-protected



#### **Application**

Switching applications

### **Description**

This device is made using the SuperMESH3™ Power MOSFET technology that is obtained via improvements applied to STMicroelectronics' SuperMESH™ technology combined with a new optimized vertical structure. The resulting product has an extremely low on resistance, superior dynamic performance and high avalanche capability, making it especially suitable for the most demanding applications.

Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code | Marking | Package  | Packaging |
|------------|---------|----------|-----------|
| STF6N65K3  | 6N65K3  | TO-220FP | Tube      |

Contents STF6N65K3

### **Contents**

| 1 | Electrical ratings 3                      |
|---|-------------------------------------------|
| 2 | Electrical characteristics 4              |
|   | 2.1 Electrical characteristics (curves) 6 |
| 3 | Test circuits9                            |
| 4 | Package mechanical data10                 |
| 5 | Revision history12                        |

STF6N65K3 Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                         | Parameter                                                                                           | Value               | Unit |
|--------------------------------|-----------------------------------------------------------------------------------------------------|---------------------|------|
| $V_{DS}$                       | Drain-source voltage (V <sub>GS</sub> = 0)                                                          | 650                 | V    |
| V <sub>GS</sub>                | Gate- source voltage                                                                                | ± 30                | V    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25 °C                                                | 5.4 <sup>(1)</sup>  | Α    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C                                               | 3.4 <sup>(1)</sup>  | Α    |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed)                                                                              | 21.6 <sup>(1)</sup> | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C                                                         | 30                  | W    |
| V <sub>ESD(G-S)</sub>          | Gate source ESD(HBM-C = 100 pF, R = 1.5 k $\Omega$ )                                                | 2500                | V    |
| dv/dt (3)                      | Peak diode recovery voltage slope                                                                   | 12                  | V/ns |
| V <sub>ISO</sub>               | Insulation withstand voltage (RMS) from all three leads to external heat sink (t = 1 s; Tc = 25 °C) | 2500                | V    |
| T <sub>stg</sub>               | Storage temperature                                                                                 | -55 to 150          | °C   |
| T <sub>j</sub>                 | Max. operating junction temperature                                                                 | 150                 | °C   |

<sup>1.</sup> Limited by package

Table 3. Thermal data

| Symbol                | Parameter                                      | Value | Unit |
|-----------------------|------------------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case max           | 4.17  | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient max        | 62.5  | °C/W |
| T <sub>I</sub>        | Maximum lead temperature for soldering purpose | 300   | °C   |

Table 4. Avalanche characteristics

| Symbol          | Parameter                                                                                | Max value | Unit |
|-----------------|------------------------------------------------------------------------------------------|-----------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not-repetitive (pulse width limited by $T_j$ max)       | 5.4       | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V) | 125       | mJ   |

<sup>2.</sup> Pulse width limited by safe operating area

<sup>3.</sup>  $I_{SD} \leq 5.4 \text{ A}, \text{ di/dt } \leq 400 \text{ A/µs}, V_{DD} = 80\% V_{(BR)DSS}$ 

Electrical characteristics STF6N65K3

#### 2 Electrical characteristics

(T<sub>C</sub> = 25 °C unless otherwise specified)

Table 5. On /off states

| Symbol               | Parameter                                                | Test conditions                                                 | Min. | Тур. | Max.      | Unit                     |
|----------------------|----------------------------------------------------------|-----------------------------------------------------------------|------|------|-----------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | $I_D = 1 \text{ mA}, V_{GS} = 0$                                | 650  |      |           | V                        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max rating<br>$V_{DS}$ = Max rating, $T_{C}$ =125 °C |      |      | 0.8<br>50 | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate-body leakage current (V <sub>DS</sub> = 0)          | V <sub>GS</sub> = ± 20 V                                        |      |      | ± 9       | μА                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}$ , $I_D = 50 \mu A$                            | 3    | 3.75 | 4.5       | V                        |
| R <sub>DS(on</sub>   | Static drain-source on resistance                        | $V_{GS} = 10 \text{ V}, I_D = 2.8 \text{ A}$                    |      | 1.1  | 1.3       | Ω                        |

Table 6. Dynamic

|                                                          | _ <b>,</b>                                                        |                                                        |      |                  |      |                |
|----------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------|------|------------------|------|----------------|
| Symbol                                                   | Parameter                                                         | Test conditions                                        | Min. | Тур.             | Max. | Unit           |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS} = 50 \text{ V, f} = 1 \text{ MHz, V}_{GS} = 0$ | -    | 880<br>100<br>17 | -    | pF<br>pF<br>pF |
| C <sub>o(tr)</sub> <sup>(1)</sup>                        | Eq. capacitance time related                                      | V <sub>GS</sub> = 0, V <sub>DS</sub> = 0 to 480 V      | -    | 64               | ı    | pF             |
| C <sub>o(er)</sub> <sup>(2)</sup>                        | Eq. capacitance energy related                                    | VGS - 0, VDS - 0 10 400 V                              | 1    | 30               | i    | pF             |
| R <sub>G</sub>                                           | Intrinsic gate resistance                                         | f = 1 MHz open drain                                   | -    | 4                | -    | Ω              |
| $Q_g$                                                    | Total gate charge                                                 | $V_{DD} = 520 \text{ V}, I_D = 5.4 \text{ A},$         |      | 35               |      | nC             |
| $Q_{gs}$                                                 | Gate-source charge                                                | V <sub>GS</sub> = 10 V                                 | -    | 5                | -    | nC             |
| $Q_{gd}$                                                 | Gate-drain charge                                                 | (see Figure 16)                                        |      | 24               |      | nC             |

<sup>1.</sup>  $C_{oss\ eq}$  time related is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

<sup>2.</sup>  $C_{oss\ eq}$  energy related is defined as a constant equivalent capacitance giving the same stored energy as  $C_{oss}$  when  $V_DS$  increases from 0 to 80%  $V_{DSS}$ 

Table 7. Switching times

| Symbol                                                               | Parameter                                                  | Test conditions                                                                                                  | Min. | Тур.                 | Max. | Unit                 |
|----------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|----------------------|------|----------------------|
| t <sub>d(on)</sub> t <sub>r</sub> t <sub>d(off)</sub> t <sub>f</sub> | Turn-on delay time Rise time Turn-off-delay time Fall time | $V_{DD} = 325 \text{ V}, I_D = 2.7 \text{ A},$ $R_G = 4.7 \Omega, V_{GS} = 10 \text{ V}$ (see <i>Figure 15</i> ) | -    | 25<br>15<br>54<br>22 | -    | ns<br>ns<br>ns<br>ns |

Table 8. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                                                                      | Min. | Тур.              | Max.        | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|-------------|---------------|
| I <sub>SD</sub>                                        | Source-drain current<br>Source-drain current (pulsed)                  |                                                                                                                                      | -    |                   | 5.4<br>21.6 | A<br>A        |
| V <sub>SD</sub> (2)                                    | Forward on voltage                                                     | I <sub>SD</sub> = 5.4 A, V <sub>GS</sub> = 0                                                                                         | -    |                   | 1.5         | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | I <sub>SD</sub> = 5.4 A, di/dt = 100 A/μs<br>V <sub>DD</sub> = 60 V (see <i>Figure 20</i> )                                          | -    | 300<br>2000<br>14 |             | ns<br>nC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD} = 5.4 \text{ A, di/dt} = 100 \text{ A/µs}$<br>$V_{DD} = 60 \text{ V, T}_j = 150 ^{\circ}\text{C}$<br>(see <i>Figure 20</i> ) | -    | 350<br>2500<br>15 |             | ns<br>nC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area

Table 9. Gate-source Zener diode

| Symbol            | Parameter                     | Test conditions         | Min | Тур | Max | Unit |
|-------------------|-------------------------------|-------------------------|-----|-----|-----|------|
| BV <sub>GSO</sub> | Gate-source breakdown voltage | Igs=± 1 mA (open drain) | 30  |     | -   | V    |

The built-in back-to-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components

<sup>2.</sup> Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%

Electrical characteristics STF6N65K3

#### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance



Figure 4. Output characteristics

Figure 5. Transfer characteristics



Figure 6. Gate charge vs gate-source voltage Figure 7. Static drain-source on resistance



Figure 8. **Capacitance variations** 

Figure 9. **Output capacitance stored energy** 



Figure 10. Normalized gate threshold voltage Figure 11. Normalized on resistance vs vs temperature

temperature



Figure 12. Normalized BV<sub>DSS</sub> vs temperature

Figure 13. Source-drain diode forward characteristics



Electrical characteristics STF6N65K3

Figure 14. Maximum avalanche energy vs temperature



STF6N65K3 Test circuits

#### 3 Test circuits

Figure 15. Switching times test circuit for resistive load

Figure 16. Gate charge test circuit



Figure 17. Test circuit for inductive load switching and diode recovery times

Figure 18. Unclamped inductive load test circuit



Figure 19. Unclamped inductive waveform

Figure 20. Switching time waveform



## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

10/13 Doc ID 18424 Rev 1

Table 10. TO-220FP mechanical data

| Dim. |      | mm   |      |  |  |
|------|------|------|------|--|--|
| Dim. | Min. | Тур. | Max. |  |  |
| Α    | 4.4  |      | 4.6  |  |  |
| В    | 2.5  |      | 2.7  |  |  |
| D    | 2.5  |      | 2.75 |  |  |
| Е    | 0.45 |      | 0.7  |  |  |
| F    | 0.75 |      | 1    |  |  |
| F1   | 1.15 |      | 1.70 |  |  |
| F2   | 1.15 |      | 1.70 |  |  |
| G    | 4.95 |      | 5.2  |  |  |
| G1   | 2.4  |      | 2.7  |  |  |
| Н    | 10   |      | 10.4 |  |  |
| L2   |      | 16   |      |  |  |
| L3   | 28.6 |      | 30.6 |  |  |
| L4   | 9.8  |      | 10.6 |  |  |
| L5   | 2.9  |      | 3.6  |  |  |
| L6   | 15.9 |      | 16.4 |  |  |
| L7   | 9    |      | 9.3  |  |  |
| Dia  | 3    |      | 3.2  |  |  |

Figure 21. TO-220FP drawing



5/

Revision history STF6N65K3

# 5 Revision history

Table 11. Document revision history

| Date        | Revision | Changes       |
|-------------|----------|---------------|
| 05-Apr-2011 | 1        | First release |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

