



## DUAL P-Channel 30 V, 0.04 Ω typ., 5 A STripFET™ VI DeepGATE™ Power MOSFET in a SO-8 package

Datasheet - preliminary data



Figure 1. Internal schematic diagram



#### **Features**

| Order code  | V <sub>DS</sub> | R <sub>DS(on)</sub> max | I <sub>D</sub> |
|-------------|-----------------|-------------------------|----------------|
| STS5DP3LLH6 | 30 V            | 0.06 Ω at 10 V          | 5 A            |

- R<sub>DS(on)</sub>\* Qg industry benchmark
- Extremely low on-resistance R<sub>DS(on)</sub>
- High avalanche ruggedness
- Low gate drive power losses

#### **Applications**

• Switching applications

### **Description**

This device is a DUAL P-channel Power MOSFET developed using the 6<sup>th</sup> generation of STripFET<sup>TM</sup> DeepGATE<sup>TM</sup> technology, with a new gate structure. The resulting Power MOSFET exhibits the lowest  $R_{\text{DS(on)}}$  in all packages.

**Table 1. Device summary** 

| Order code  | Marking | Package | Packaging     |
|-------------|---------|---------|---------------|
| STS5DP3LLH6 | 5K3L    | SO-8    | Tape and reel |

Note: For the P-channel MOSFET actual polarity of voltages and current has to be reversed.

Contents STS5DP3LLH6

## **Contents**

| 1 | Electrical ratings         | 3 |
|---|----------------------------|---|
| 2 | Electrical characteristics | 4 |
| 3 | Test circuits              | 6 |
| 4 | Package mechanical data    | 7 |
| 5 | Packaging mechanical data1 | 0 |
| 6 | Revision history           | 2 |

STS5DP3LLH6 Electrical ratings

## 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                             | Parameter                                               | Value      | Unit |
|------------------------------------|---------------------------------------------------------|------------|------|
| V <sub>DS</sub>                    | Drain-source voltage                                    | 30         | V    |
| V <sub>GS</sub>                    | Gate-source voltage                                     | ± 20       | V    |
| I <sub>D</sub>                     | Drain current (continuous) at T <sub>pcb</sub> = 25 °C  | 5          | Α    |
| I <sub>D</sub>                     | Drain current (continuous) at T <sub>pcb</sub> = 100 °C | 3.2        | Α    |
| I <sub>DM</sub> <sup>(1) (2)</sup> | Drain current (pulsed)                                  | 20         | Α    |
| P <sub>TOT</sub>                   | Total dissipation at T <sub>pcb</sub> = 25 °C           | 2.7        | W    |
| TJ                                 | Operating junction temperature                          | 150        | °C   |
| T <sub>stg</sub>                   | Storage temperature                                     | -55 to 150 | °C   |

<sup>1.</sup> This value is rated according to Rthj-pcb

Table 3. Thermal data

| Symbol                   | Parameter                       | Value | Unit |
|--------------------------|---------------------------------|-------|------|
| R <sub>thj-amb</sub> (1) | Thermal resistance junction-amb | 47    | °C/W |

<sup>1.</sup> When mounted on 1 inch<sup>2</sup> FR-4 board, 2 oz. Cu.,  $t \le 10$  sec

Note:

For the P-channel Power MOSFET the actual polarity of the voltages and the current must be reversed.

<sup>2.</sup> Pulse width limited by safe operating area

Electrical characteristics STS5DP3LLH6

## 2 Electrical characteristics

(T<sub>CASE</sub> = 25 °C unless otherwise specified)

Table 4. On/off states

| Symbol               | Parameter                                             | Test conditions                                                                               | Min | Тур          | Max          | Unit |
|----------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|--------------|--------------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage (V <sub>GS</sub> = 0)  | I <sub>D</sub> = 250 μA                                                                       | 30  |              |              | V    |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | $V_{DS} = 30 \text{ V},$<br>$V_{DS} = 30 \text{ V}, T_{J} = 125 \text{ °C}$                   |     |              | 1            | μΑ   |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ±20 V                                                                       |     |              | 100          | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                                          |     |              |              | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance                     | $V_{GS} = 10 \text{ V}, I_D = 2.5 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}, I_D = 2.5 \text{ A}$ |     | 0.04<br>0.07 | 0.06<br>0.09 | Ω    |

#### Table 5. Dynamic

| Symbol           | Parameter                    | Test conditions                                                          | Min | Тур | Max | Unit |
|------------------|------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| C <sub>iss</sub> | Input capacitance            | V 24.V.£ 4.MU-                                                           | -   | 690 | -   |      |
| C <sub>oss</sub> | Output capacitance           | $V_{DS} = 24 \text{ V, f=1 MHz}$<br>$V_{GS} = 0$                         | -   | 120 | -   | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance | 103                                                                      | -   | 60  | -   |      |
| Qg               | Total gate charge            |                                                                          | -   | 8   | -   |      |
| Q <sub>gs</sub>  | Gate-source charge           | $V_{DD} = 24 \text{ V}, I_{D} = 5 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}$ | -   | TBD | -   | nC   |
| Q <sub>gd</sub>  | Gate-drain charge            | ·62 ·                                                                    | -   | TBD | -   |      |

#### Table 6. Switching times

| Symbol              | Parameter           | Test conditions                             | Min | Тур | Max | Unit |
|---------------------|---------------------|---------------------------------------------|-----|-----|-----|------|
| t <sub>d(on)</sub>  | Turn-on delay time  |                                             | -   | TBD | -   |      |
| t <sub>r</sub>      | Rise time           | $V_{DD} = 24 \text{ V}, I_D = 5 \text{ A},$ | -   | TBD | -   | ne   |
| t <sub>d(off)</sub> | Turn-off delay time | $R_G = 4.7 \Omega, V_{GS} = 10 V$           | -   | TBD | -   | ns   |
| t <sub>f</sub>      | Fall time           |                                             | -   | TBD | -   |      |

Table 7. Source drain diode

| Symbol                          | Parameter                     | Test conditions                                 | Min | Тур | Max | Unit |
|---------------------------------|-------------------------------|-------------------------------------------------|-----|-----|-----|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                 | -   | -   | 5   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                 | -   | -   | 20  | А    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | I <sub>SD</sub> = 5 A, V <sub>GS</sub> = 0      | -   | -   | TBD | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 5 A,                          | -   | -   | TBD | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | di/dt = 100 A/μs,                               | -   | -   | TBD | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | V <sub>DD</sub> = 16 V, T <sub>J</sub> = 150 °C | -   | -   | TBD | Α    |

<sup>1.</sup> Pulse width limited by safe operating area

Note: For the P-channel MOSFET the actual polarity of the voltages and the current must be reversed.



<sup>2.</sup> Pulsed: pulse duration=300 $\mu$ s, duty cycle 1.5%

Test circuits STS5DP3LLH6

## 3 Test circuits

Figure 2. Switching times test circuit for resistive load

Figure 3. Gate charge test circuit



Figure 4. Test circuit for inductive load switching and diode recovery times



## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

SECTION B-B

SECTION B-B

BASE METAL

O016023, G.FU

Figure 5. SO-8 drawings

Table 8. SO-8 mechanical data

| Dim   |      | mm   |      |
|-------|------|------|------|
| Dim — | Min. | Тур. | Max. |
| А     |      |      | 1.75 |
| A1    | 0.10 |      | 0.25 |
| A2    | 1.25 |      |      |
| b     | 0.31 |      | 0.51 |
| b1    | 0.28 |      | 0.48 |
| С     | 0.10 |      | 0.25 |
| c1    | 0.10 |      | 0.23 |
| D     | 4.80 | 4.90 | 5.00 |
| Е     | 5.80 | 6.00 | 6.20 |
| E1    | 3.80 | 3.90 | 4.00 |
| е     |      | 1.27 |      |
| h     | 0.25 |      | 0.50 |
| L     | 0.40 |      | 1.27 |
| L1    |      | 1.04 |      |
| L2    |      | 0.25 |      |
| k     | 0°   |      | 8°   |
| ccc   |      |      | 0.10 |

Figure 6. SO-8 recommended footprint

## 5 Packaging mechanical data

A PONOTE: Drawing not in scale

Figure 7. SO-8 tape and reel dimensions

Table 9. SO-8 tape and reel mechanical data

| Dim. |      | mm   |      |
|------|------|------|------|
| Dim. | Min. | Тур. | Max. |
| Α    |      |      | 330  |
| С    | 12.8 |      | 13.2 |
| D    | 20.2 |      |      |
| N    | 60   |      |      |
| Т    |      |      | 22.4 |
| Ao   | 8.1  |      | 8.5  |
| Во   | 5.5  |      | 5.9  |
| Ko   | 2.1  |      | 2.3  |
| Ро   | 3.9  |      | 4.1  |
| Р    | 7.9  |      | 8.1  |



Revision history STS5DP3LLH6

# 6 Revision history

Table 10. Revision history

| Date        | Revision | Changes         |
|-------------|----------|-----------------|
| 30-Jan-2014 | 1        | First revision. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

